0

My task is to fill in this table the output Q by analysing following circuit

enter image description here

My suggestion would be:

enter image description here

Would that idea be right?

in the digital electronics means: S=1 => Q=1 and R=1 => Q=0

Edit: My question is different from the possible duplicate because I should work here with the previous Q (previous stored data).

1 Answers1

0

A precise definition of RS latch behavior should define it in terms of R, S, and previous Q and /Q values, recognizing that Q outputs and inputs may be stable high, stable low, or metastable. If either or both inputs is low, the states of Q and /Q will be ignored. If both inputs are high and Q and /Q are in any configuration other than high-low or low-high, both will go metastable, meaning their state cannot be reliably predicted unless or until one of the inputs goes low.

Many descriptions of RS latches, including responses to the "duplicate" question, would regard the "both inputs low" state as invalid, but setting the inputs to that state will not cause any kind of unpredictable behavior unless both inputs are switched simultaneously or nearly so (with the later one being switched before the Q and /Q inputs have stabilized to a high-low or low-high configuration).

supercat
  • 46,736
  • 3
  • 87
  • 148